# Universal Asynchronous Receiver / Transmitter with FIFO *MACRO*

#### **Product Brief**

Dec.2006 - Ver. 2



#### Features

- Single-chip synchronous UART
- Designed to be included in high-speed and high-performance applications
- Very fast system clock frequency (FPGA speed grade dependant)
- CPU independent interface
- Complete asynchronous communication protocol including :
  - 5,6,7 or 8-bit data transmission
    - Even/Odd or no parity bit generation and detection
    - Start and Stop bit generation and detection
    - Line break generation and detection
    - Receiver Overrun and framing detection
    - High baud rate (system frequency dependent)
  - 1 to 65535 divisor generates 16X clock
- Register and FIFO mode
- Buffered transmit and receive registers
- Transmitter and receiver are buffered with 16 Byte FIFO, plus 3 error bits per data byte on receiver
- Polled or interrupt mode
- Loopback mode
- **DO254** Documentation available

### **Design Package**

| Device Family           | Any FPGA                                                                            |
|-------------------------|-------------------------------------------------------------------------------------|
| ProAsic 3               | 600 Tiles / 2 Block RAM * / 130 Mhz                                                 |
| I/O                     | 85 **                                                                               |
| System Clock            | Very fast system clock frequency (FPGA speed grade dependant)                       |
|                         | VHDL Source code                                                                    |
| Documentation           | Data Sheet                                                                          |
|                         | Constraint File                                                                     |
|                         | VHDL synthesis Leonardo Spectrum / Synplify.                                        |
| Design Tool Requirement | VHDL ModelSim simulation tool from ModelTech.                                       |
|                         | Place and Route software according FPGA technology                                  |
|                         | Support provided by Logic Design Solutions 1 year e-mail and telephone support from |
| Support                 | Logic Design Solutions included in the Macro price. Support does not cover User     |
|                         | Macro modifications. Maintenance Contracts available.                               |

\* Rounded Number.

\*\* Assuming all Macro signals are routed off-chip.

### **General Description**

The macro MUART, implements a synchronous universal asynchronous receiver/transmitter, which provides an interface between a microprocessor and a serial communication channel.

This macro can be customized according to specific needs (application-specific requirement). Any other predesigned functions can be integrated into the FPGA. FPGA density and I/O requirements can be defined according to customer specification.

# Recommended Design Experience

Designers should be familiar with VHDL, synthesis tools, FPGA data flow and VHDL simulation software. Experience with microprocessor is recommended. The macro can easily be integrated into hierarchical VHDL designs.

## **Available Support Products**

Support products available from Logic Design Solutions.

# **Ordering Information**

To purchase or make further inquiries about this, or any other Logic Design Solutions products and services, contact Logic Design Solutions in France.

Logic Design Solutions also offers macro integration and design services on FPGA.

Logic Design Solutions macros are purchased under a License Agreement, copies of which are available on request.

Logic Design Solutions reserves the right to make changes to these specifications at any time, without notice.

All trademarks, registered trademarks, or service marks are the property of their respective owners.

## **Related Information**

Logic Design Solutions 106 Boulevard de la Résistance 93460 Gournay sur Marne – France. Phone : +33 (0) 1 45 92 24 47 Fax : +33 (0) 1 45 92 22 10 E-mail : info@logic-design-solutions.com WEB: http://www.logic-design-solutions.com